











**SN74HC595B** 

SCLS751 - MARCH 2016

# SN74HC595B 8-Bit Shift Registers With 3-State Output Registers

#### **Features**

- 8-Bit Serial-In, Parallel-Out Shift Registers
- Available in Ultra Small Logic QFN package(0.5 mm max height)
- Over-Voltage Tolerant on Inputs Independent of
- Wide Operating Voltage Range of 2 V to 6 V
- High-Current 3-State Outputs Can Drive Up to 15 LSTTL Loads
- Low Power Consumption: 80-µA (Maximum) I<sub>CC</sub>
- $t_{pd} = 13 \text{ ns (Typical)}$
- ±6-mA Output Drive at 5 V
- Low Input Current: 1 µA (Maximum)
- Shift Register Has Direct Clear
- -55°C to 125°C Operating Temperature

# **Applications**

- **Network Switches**
- **Factory Automation**
- Mobile Wearables
- Industrial Building Automation
- Power Infrastructure
- LED Displays
- Servers

## 3 Description

The SN74HC595B devices contain an 8-bit, serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. The storage register has parallel 3state outputs. Separate clocks are provided for both the shift register and storage register. The shift register has a direct overriding clear (SRCLR) input, serial (SER) input, and serial outputs for cascading. When the output-enable  $(\overline{OE})$  input is high, the all outputs are in the high-impedance state except Q<sub>H</sub>.

**Table 1. Device Information** 

| PART NUMBER   | PACKAGE (PINS) | BODY SIZE (NOM)   |  |  |
|---------------|----------------|-------------------|--|--|
| SN74HC595BRWN | X1QFN (16)     | 2.50 mm x 2.50 mm |  |  |

(1) For available package, see the orderable addendum at the end of the data sheet.

#### Logic Diagram (Positive Logic)





# **Table of Contents**

| 1 | Features 1                           |    | 7.2 Functional Block Diagram                     | 12 |
|---|--------------------------------------|----|--------------------------------------------------|----|
| 2 | Applications 1                       |    | 7.3 Feature Description                          | 13 |
| 3 | Description 1                        |    | 7.4 Device Functional Modes                      |    |
| 4 | Pin Configuration and Functions      | 8  | Application and Implementation                   | 14 |
| 5 | Specifications                       |    | 8.1 Application Information                      | 14 |
| J | 5.1 Absolute Maximum Ratings         |    | 8.2 Typical Application                          | 14 |
|   | 5.2 ESD Ratings                      | 9  | Power Supply Recommendations                     | 16 |
|   | 5.3 Recommended Operating Conditions | 10 | Layout                                           | 16 |
|   | 5.4 Thermal Information              |    | 10.1 Layout Guidelines                           |    |
|   | 5.5 Electrical Characteristics       |    | 10.2 Layout Example                              |    |
|   | 5.6 Timing Requirements              | 11 | Device and Documentation Support                 | 17 |
|   | 5.7 Switching Characteristics        |    | 11.1 Documentation Support                       | 17 |
|   | 5.8 Operating Characteristics8       |    | 11.2 Community Resources                         | 17 |
|   | 5.9 Typical Characteristics9         |    | 11.3 Trademarks                                  | 17 |
| 6 | Parameter Measurement Information    |    | 11.4 Electrostatic Discharge Caution             | 17 |
| 7 | Detailed Description 11              |    | 11.5 Glossary                                    | 17 |
| • | 7.1 Overview                         | 12 | Mechanical, Packaging, and Orderable Information | 17 |



# 4 Pin Configuration and Functions



**Table 2. Pin Functions** 

|                  | PIN | 1/0 | DESCRIPTION                                    |  |  |
|------------------|-----|-----|------------------------------------------------|--|--|
| NAME             | RWN | I/O |                                                |  |  |
| GND              | 8   | _   | Ground Pin                                     |  |  |
| ŌĒ               | 13  | 1   | Output Enable; does not control Q <sub>H</sub> |  |  |
| Q <sub>A</sub>   | 15  | 0   | Q <sub>A</sub> Output                          |  |  |
| $Q_B$            | 1   | 0   | Q <sub>B</sub> Output                          |  |  |
| $Q_C$            | 2   | 0   | Q <sub>C</sub> Output                          |  |  |
| $Q_D$            | 3   | 0   | Q <sub>D</sub> Output                          |  |  |
| Q <sub>E</sub>   | 4   | 0   | Q <sub>E</sub> Output                          |  |  |
| $Q_{F}$          | 5   | 0   | Q <sub>F</sub> Output                          |  |  |
| $Q_G$            | 6   | 0   | Q <sub>G</sub> Output                          |  |  |
| Q <sub>H</sub>   | 7   | 0   | Q <sub>H</sub> Output                          |  |  |
| Q <sub>H</sub> ' | 9   | 0   | Q <sub>H</sub> Output                          |  |  |
| RCLK             | 12  | 1   | RCLK Input                                     |  |  |
| SER              | 14  | I   | SER Input                                      |  |  |
| SRCLK            | 11  | I   | SRCLK Input                                    |  |  |
| SRCLR            | 10  | I   | SRCLR Input                                    |  |  |
| V <sub>CC</sub>  | 16  | _   | Power Pin                                      |  |  |

Copyright © 2016, Texas Instruments Incorporated

Submit Documentation Feedback

# TEXAS INSTRUMENTS

### 5 Specifications

#### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                                   |                             | MIN  | MAX | UNIT |
|------------------|---------------------------------------------------|-----------------------------|------|-----|------|
| $V_{CC}$         | Supply voltage                                    |                             | -0.5 | 7   | V    |
| $V_{I}$          | Input voltage                                     | -0.5                        | 7    | V   |      |
| I <sub>IK</sub>  | Input clamp current <sup>(1)</sup>                | V <sub>I</sub> < 0          |      | -20 | mA   |
| lok              | Output clamp current (2)                          | $V_O < 0$ or $V_O > V_{CC}$ |      | ±20 | mA   |
| Io               | Continuous output current                         | $V_O = 0$ to $V_{CC}$       |      | ±35 | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND |                             | ±70  | mA  |      |
| TJ               | Junction temperature                              |                             | 150  | °C  |      |
| T <sub>stg</sub> | Storage temperature                               | -65                         | 150  | °C  |      |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 5.2 ESD Ratings

|   |                    |                                                                             |                                                                               | VALUE | UNIT |
|---|--------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------|------|
|   |                    | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000                                                                         |       |      |
| \ | V <sub>(ESD)</sub> | Electrostatic discharge                                                     | Charged-device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 5.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                 |                                        |                         | SN   | 74HC595B |                 | LINUT |
|-----------------|----------------------------------------|-------------------------|------|----------|-----------------|-------|
|                 |                                        | MIN                     | NOM  | MAX      | UNIT            |       |
| V <sub>CC</sub> | Supply voltage                         |                         | 2    | 5        | 6               | V     |
|                 |                                        | V <sub>CC</sub> = 2 V   | 1.5  |          |                 |       |
| $V_{IH}$        | High-level input voltage               | V <sub>CC</sub> = 4.5 V | 3.15 |          |                 | V     |
|                 |                                        | V <sub>CC</sub> = 6 V   | 4.2  |          |                 |       |
|                 | Low-level input voltage                | V <sub>CC</sub> = 2 V   |      |          | 0.5             |       |
| $V_{IL}$        |                                        | V <sub>CC</sub> = 4.5 V |      |          | 1.35            | V     |
|                 |                                        | V <sub>CC</sub> = 6 V   |      |          | 1.8             |       |
| VI              | Input voltage                          |                         | 0    |          | V <sub>CC</sub> | V     |
| Vo              | Output voltage                         |                         | 0    |          | $V_{CC}$        | V     |
|                 |                                        | V <sub>CC</sub> = 2 V   |      |          | 1000            |       |
| Δt/Δν           | Input transition rise or fall time (2) | V <sub>CC</sub> = 4.5 V |      |          | 500             | ns    |
|                 |                                        | V <sub>CC</sub> = 6 V   |      |          | 400             |       |
| T <sub>A</sub>  | Operating free-air temperature         |                         | -55  |          | 125             | °C    |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See the TI application report, *Implications of Slow or Floating CMOS Inputs*, SCBA004.

<sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> If this device is used in the threshold region (from V<sub>IL</sub>max = 0.5 V to V<sub>IH</sub> min = 1.5 V), there is a potential to go into the wrong state from induced grounding, causing double clocking. Operating with the inputs at t<sub>t</sub> = 1000 ns and V<sub>CC</sub> = 2 V does not damage the device; however, functionally, the CLK inputs are not ensured while in the shift, count, or toggle operating modes.



#### 5.4 Thermal Information

|                     |                                              | SN74HC595B  |       |
|---------------------|----------------------------------------------|-------------|-------|
|                     | THERMAL METRIC <sup>(1)</sup>                | RWN (X1QFN) | UNIT  |
|                     |                                              | 16 PINS     |       |
| $R_{\theta JA}$     | Junction-to-ambient thermal resistance       | 112         |       |
| $R_{\theta JCtop}$  | Junction-to-case (top) thermal resistance    | 47.9        |       |
| $R_{\theta JB}$     | Junction-to-board thermal resistance         | 72.4        | °C/W  |
| ΨЈТ                 | Junction-to-top characterization parameter   | 0.6         | *C/VV |
| ΨЈВ                 | Junction-to-board characterization parameter | 72.4        |       |
| R <sub>0JCbot</sub> | Junction-to-case (bottom) thermal resistance | 32.2        |       |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

### 5.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                 |                                       | T 001/01/01/0                            | V <sub>cc</sub> | Т    | <sub>A</sub> = 25°C |      | T <sub>A</sub> = -55°C t | o 125°C | T <sub>A</sub> = -40°C to 85°C |       |      |
|-----------------|---------------------------------------|------------------------------------------|-----------------|------|---------------------|------|--------------------------|---------|--------------------------------|-------|------|
| PARAMETER       | IES                                   | TEST CONDITIONS                          |                 | MIN  | TYP                 | MAX  | MIN                      | MAX     | MIN                            | MAX   | UNIT |
|                 |                                       |                                          | 2 V             | 1.9  | 1.998               |      | 1.9                      |         | 1.9                            |       |      |
|                 |                                       | $I_{OH} = -20 \mu A$                     | 4.5 V           | 4.4  | 4.499               |      | 4.4                      |         | 4.4                            |       |      |
|                 |                                       |                                          | 6 V             | 5.9  | 5.999               |      | 5.9                      |         | 5.9                            |       |      |
| V <sub>OH</sub> | $V_{I} = V_{IH} \text{ or } V_{IL}$   | $Q_{H'}$ , $I_{OH} = -4 \text{ mA}$      | 4.5 V           | 3.98 | 4.3                 |      | 3.7                      |         | 3.84                           |       | V    |
|                 |                                       | $Q_A - Q_H$ , $I_{OH} = -6 \text{ mA}$   | 4.5 V           | 3.98 | 4.3                 |      | 3.7                      |         | 3.84                           |       |      |
|                 |                                       | $Q_{H'}$ , $I_{OH} = -5.2 \text{ mA}$    | 6 V             | 5.48 | 5.8                 |      | 5.2                      |         | 5.34                           |       |      |
|                 |                                       | $Q_A - Q_H$ , $I_{OH} = -7.8 \text{ mA}$ |                 | 5.48 | 5.8                 |      | 5.2                      |         | 5.34                           |       |      |
|                 |                                       |                                          | 2 V             |      | 0.002               | 0.1  |                          | 0.1     |                                | 0.1   |      |
|                 | $V_{I} = V_{IH}$ or $V_{IL}$          | I <sub>OL</sub> = 20 μA                  | 4.5 V           |      | 0.001               | 0.1  |                          | 0.1     |                                | 0.1   |      |
|                 |                                       |                                          | 6 V             |      | 0.001               | 0.1  |                          | 0.1     |                                | 0.1   |      |
| $V_{OL}$        |                                       | $Q_{H'}$ , $I_{OL} = 4 \text{ mA}$       | 4.5 V           |      | 0.17                | 0.26 |                          | 0.4     |                                | 0.33  | V    |
|                 |                                       | $Q_A - Q_H$ , $I_{OL} = 6 \text{ mA}$    |                 |      | 0.17                | 0.26 |                          | 0.4     |                                | 0.33  |      |
|                 |                                       | $Q_{H'}$ , $I_{OL} = 5.2 \text{ mA}$     | 6 V             |      | 0.15                | 0.26 |                          | 0.4     |                                | 0.33  |      |
|                 |                                       | $Q_A - Q_H$ , $I_{OL} = 7.8 \text{ mA}$  | 6 V             |      | 0.15                | 0.26 |                          | 0.4     |                                | 0.33  |      |
| I <sub>I</sub>  | V <sub>I</sub> = V <sub>CC</sub> or 0 |                                          | 6 V             |      | ±0.1                | ±100 |                          | ±1000   |                                | ±1000 | nA   |
| I <sub>OZ</sub> | $V_O = V_{CC}$ or 0, $Q_A - Q_H$      |                                          | 6 V             |      | ±0.01               | ±0.5 |                          | ±10     |                                | ±5    | μΑ   |
| Icc             | $V_I = V_{CC}$ or 0, $I_C$            | ) = 0                                    | 6 V             |      |                     | 8    |                          | 160     |                                | 80    | μΑ   |
| Ci              |                                       |                                          | 2 V to<br>6 V   |      | 3                   | 10   |                          | 10      |                                | 10    | pF   |



# TEXAS INSTRUMENTS

## 5.6 Timing Requirements

over operating free-air temperature range (unless otherwise noted)

|                    |                 |                                     | .,              | T <sub>A</sub> = 2 | 5°C | $T_A = -55^{\circ}C$ to | 125°C | $T_A = -40^{\circ}C$ to | 85°C |      |
|--------------------|-----------------|-------------------------------------|-----------------|--------------------|-----|-------------------------|-------|-------------------------|------|------|
|                    |                 |                                     | V <sub>CC</sub> | MIN                | MAX | MIN                     | MAX   | MIN                     | MAX  | UNIT |
|                    |                 |                                     | 2 V             |                    | 6   |                         | 4.2   |                         | 5    |      |
| f <sub>clock</sub> | Clock frequency |                                     | 4.5 V           |                    | 31  |                         | 21    |                         | 25   | MHz  |
|                    |                 |                                     | 6 V             |                    | 36  |                         | 25    |                         | 29   |      |
|                    |                 |                                     | 2 V             | 80                 |     | 120                     |       | 100                     |      |      |
|                    |                 | SRCLK or RCLK high or low           | 4.5 V           | 16                 |     | 24                      |       | 20                      |      |      |
|                    | Pulse           |                                     | 6 V             | 14                 |     | 20                      |       | 17                      |      |      |
| t <sub>w</sub>     | duration        | SRCLR low                           | 2 V             | 80                 |     | 120                     |       | 100                     |      | ns   |
|                    |                 |                                     | 4.5 V           | 16                 |     | 24                      |       | 20                      |      |      |
|                    |                 |                                     | 6 V             | 14                 |     | 20                      |       | 17                      |      |      |
|                    |                 | SER before SRCLK↑                   | 2 V             | 100                |     | 150                     |       | 125                     |      |      |
|                    |                 |                                     | 4.5 V           | 20                 |     | 30                      |       | 25                      |      |      |
|                    |                 |                                     | 6 V             | 17                 |     | 25                      |       | 21                      |      |      |
|                    |                 | SRCLK↑ before RCLK↑ <sup>(1)</sup>  | 2 V             | 75                 |     | 113                     |       | 94                      |      |      |
|                    |                 |                                     | 4.5 V           | 15                 |     | 23                      |       | 19                      |      |      |
|                    | 0.1             |                                     | 6 V             | 13                 |     | 19                      |       | 16                      |      |      |
| t <sub>su</sub>    | Set-up time     |                                     | 2 V             | 50                 |     | 75                      |       | 65                      |      | ns   |
|                    |                 | SRCLR low before RCLK↑              | 4.5 V           | 10                 |     | 15                      |       | 13                      |      |      |
|                    |                 |                                     | 6 V             | 9                  |     | 13                      |       | 11                      |      |      |
|                    |                 |                                     | 2 V             | 50                 |     | 75                      |       | 60                      |      |      |
|                    |                 | SRCLR high (inactive) before SRCLK↑ | 4.5 V           | 10                 |     | 15                      |       | 12                      |      |      |
|                    |                 |                                     | 6 V             | 9                  |     | 13                      |       | 11                      |      |      |
|                    |                 |                                     | 2 V             | 0                  |     | 0                       |       | 0                       |      |      |
| t <sub>h</sub>     | Hold time, SI   | ER after SRCLK↑                     | 4.5 V           | 0                  |     | 0                       |       | 0                       |      | ns   |
|                    |                 |                                     | 6 V             | 0                  |     | 0                       |       | 0                       |      |      |

<sup>(1)</sup> This set-up time allows the storage register to receive stable data from the shift register. The clocks can be tied together, in which case the shift register is one clock pulse ahead of the storage register.



# 5.7 Switching Characteristics

Over recommended operating free-air temperature range.

| PARAMETER        | FROM    | TO<br>(OUTPUT) | LOAD<br>CAPACITANCE | V <sub>cc</sub> | T,  | <sub>4</sub> = 25° | С   | T <sub>A</sub> = -55<br>125° | S°C to | T <sub>A</sub> = -40<br>85°0 | °C to | UNIT |  |
|------------------|---------|----------------|---------------------|-----------------|-----|--------------------|-----|------------------------------|--------|------------------------------|-------|------|--|
|                  | (INPUT) | (001701)       | CAPACITANCE         |                 | MIN | TYP                | MAX | MIN                          | MAX    | MIN                          | MAX   |      |  |
|                  |         |                |                     | 2 V             | 6   | 26                 |     | 4.2                          |        | 5                            |       |      |  |
| f <sub>max</sub> |         |                | 50 pF               | 4.5 V           | 31  | 38                 |     | 21                           |        | 25                           |       | MHz  |  |
|                  |         |                |                     | 6 V             | 36  | 42                 |     | 25                           |        | 29                           |       |      |  |
|                  |         |                |                     | 2 V             |     | 50                 | 160 |                              | 240    |                              | 200   |      |  |
|                  | SRCLK   | $Q_{H'}$       | 50 pF               | 4.5 V           |     | 17                 | 32  |                              | 48     |                              | 40    |      |  |
|                  |         |                |                     | 6 V             |     | 14                 | 27  |                              | 41     |                              | 34    |      |  |
| t <sub>pd</sub>  |         |                |                     | 2 V             |     | 50                 | 150 |                              | 225    |                              | 187   | ns   |  |
|                  | RCLK    | $Q_A - Q_H$    | 50 pF               | 4.5 V           |     | 17                 | 30  |                              | 45     |                              | 37    |      |  |
|                  |         |                |                     | 6 V             |     | 14                 | 26  |                              | 38     |                              | 32    |      |  |
|                  |         |                |                     | 2 V             |     | 51                 | 175 |                              | 261    |                              | 219   |      |  |
| t <sub>PHL</sub> | SRCLR   | $Q_{H'}$       | 50 pF               | 4.5 V           |     | 18                 | 35  |                              | 52     |                              | 44    | ns   |  |
|                  |         |                |                     | 6 V             |     | 15                 | 30  |                              | 44     |                              | 37    |      |  |
|                  |         |                |                     |                 | 2 V |                    | 40  | 150                          |        | 255                          |       | 187  |  |
| t <sub>en</sub>  | ŌĒ      | $Q_A - Q_H$    | 50 pF               | 4.5 V           |     | 15                 | 30  |                              | 45     |                              | 37    | ns   |  |
|                  |         |                |                     | 6 V             |     | 13                 | 26  |                              | 38     |                              | 32    |      |  |
|                  |         |                |                     | 2 V             |     | 42                 | 200 |                              | 300    |                              | 250   |      |  |
| t <sub>dis</sub> | ŌE      | $Q_A - Q_H$    | 50 pF               | 4.5 V           |     | 23                 | 40  |                              | 60     |                              | 50    | ns   |  |
|                  |         |                |                     | 6 V             |     | 20                 | 34  |                              | 51     |                              | 43    |      |  |
|                  |         |                |                     | 2 V             |     | 28                 | 60  |                              | 90     |                              | 75    |      |  |
|                  |         | $Q_A - Q_H$    | 50 pF               | 4.5 V           |     | 8                  | 12  |                              | 18     |                              | 15    |      |  |
|                  |         |                |                     | 6 V             |     | 6                  | 10  |                              | 15     |                              | 13    |      |  |
| t <sub>t</sub>   |         |                |                     | 2 V             |     | 28                 | 75  |                              | 110    |                              | 95    | ns   |  |
|                  |         | $Q_{H'}$       | 50 pF               | 4.5 V           |     | 8                  | 15  |                              | 22     |                              | 19    |      |  |
|                  |         |                |                     | 6 V             |     | 6                  | 13  |                              | 19     |                              | 16    |      |  |
|                  |         |                |                     | 2 V             |     | 60                 | 200 |                              | 300    |                              | 250   |      |  |
| t <sub>pd</sub>  | RCLK    | $Q_A - Q_H$    | 150 pf              | 4.5 V           |     | 22                 | 40  |                              | 60     |                              | 50    | ns   |  |
|                  |         |                |                     | 6 V             |     | 19                 | 34  |                              | 51     |                              | 43    |      |  |
|                  |         |                |                     | 2 V             |     | 70                 | 200 |                              | 298    |                              | 250   |      |  |
| t <sub>en</sub>  | ŌĒ      | $Q_A - Q_H$    | 150 pf              | 4.5 V           |     | 23                 | 40  |                              | 60     |                              | 50    | ns   |  |
|                  |         |                |                     | 6 V             |     | 19                 | 34  |                              | 51     |                              | 43    |      |  |
|                  |         |                |                     | 2 V             |     | 45                 | 210 |                              | 315    |                              | 265   |      |  |
| t <sub>t</sub>   |         | $Q_A - Q_H$    | 150 pf              | 4.5 V           |     | 17                 | 42  |                              | 63     |                              | 53    | ns   |  |
|                  |         |                |                     | 6 V             |     | 13                 | 36  |                              | 53     |                              | 45    |      |  |



Figure 1. Timing Diagram

# 5.8 Operating Characteristics

 $T_A = 25^{\circ}C$ 

|          | PARAMETER                     | TEST CONDITIONS | TYP | UNIT |
|----------|-------------------------------|-----------------|-----|------|
| $C_{pd}$ | Power dissipation capacitance | No load         | 400 | pF   |

Submit Documentation Feedback



# 5.9 Typical Characteristics



SCLS751 – MARCH 2016 www.ti.com

# 6 Parameter Measurement Information



**LOAD CIRCUIT** 



**ISTRUMENTS** 

**VCC** 

≈Vcc

VOL

۷он

≈0 V

tpi 7

<sup>t</sup>PHZ





VOLTAGE WAVEFORMS
SETUP AND HOLD AND INPUT RISE AND FALL TIMES

≈VCC

50%

**ENABLE AND DISABLE TIMES FOR 3-STATE OUTPUTS** 

50%





PROPAGATION DELAY AND OUTPUT TRANSITION TIMES

NOTES: A. C<sub>L</sub> includes probe and test-fixture capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \ \Omega$ ,  $t_f = 6 \ ns$ ,  $t_f = 6 \ ns$ .

Output

Control

Output

Output

**tpz**L

tp7H

(Low-Level Enabling)

Waveform 1

(See Note B)

- D. For clock inputs,  $f_{\mbox{max}}$  is measured when the input duty cycle is 50%.
- E. The outputs are measured one at a time, with one input transition per measurement.
- F. tpLz and tpHz are the same as tdis.
- G. tpzI and tpzH are the same as ten.
- H. tpLH and tpHL are the same as tpd.

Figure 3. Load Circuit and Voltage Waveforms

Submit Documentation Feedback

Copyright © 2016, Texas Instruments Incorporated



## 7 Detailed Description

#### 7.1 Overview

www.ti.com

The SN74HC595B is part of the HC family of logic devices intended for CMOS applications. The SN74HC595B device is an 8-bit shift register that feeds an 8-bit D-type storage register.

Both the shift register clock (SRCLK) and storage register clock (RCLK) are positive-edge triggered. If both clocks are connected together, the shift register is always one clock pulse ahead of the storage register. The Q<sub>H'</sub> may be used for daisy chaining the device and will not go into high impedance when  $\overline{OE}$  is asserted.

SCLS751 – MARCH 2016 www.ti.com

# TEXAS INSTRUMENTS

# 7.2 Functional Block Diagram



Figure 4. Logic Diagram (Positive Logic)

Submit Documentation Feedback



# 7.3 Feature Description

The SN74HC595B device is an 8-bit Serial-In, Parallel-Out shift register. It has a wide operating voltage of 2 V to 6 V, and the high-current 3-state outputs can drive up to 15 LSTTL Loads. The device has a low power consumption of 80- $\mu$ A (Maximum) I<sub>CC</sub>. Additionally, this device has a low input current of 1  $\mu$ A (Maximum) and a  $\pm$ 6-mA output drive at 5 V. The device is available currently in the smallest logic QFN package at 0.5 mm max height with 0.4 mm pitch. The inputs are over voltage tolerant independent of V<sub>cc</sub>.

#### 7.4 Device Functional Modes

Table 3 lists the functional modes of the SN74HC595B devices.

**Table 3. Function Table** 

|     |       | INPUTS |      |    | FUNCTION                                                                                                  |
|-----|-------|--------|------|----|-----------------------------------------------------------------------------------------------------------|
| SER | SRCLK | SRCLR  | RCLK | ŌĒ | FUNCTION                                                                                                  |
| _   | _     | -      | -    | Н  | Outputs $Q_A - Q_H$ are disabled. $Q_{H'}$ is active .                                                    |
| _   | _     | -      | -    | L  | Outputs Q <sub>A</sub> – Q <sub>H</sub> are enabled.                                                      |
| _   | -     | L      | _    | _  | Shift register is cleared.                                                                                |
| L   | 1     | Н      | _    | _  | First stage of the shift register goes low. Other stages store the data of previous stage, respectively.  |
| Н   | 1     | Н      | -    | -  | First stage of the shift register goes high. Other stages store the data of previous stage, respectively. |
| _   | -     | -      | 1    | _  | Shift-register data is stored in the storage register.                                                    |

SCLS751 - MARCH 2016 www.ti.com

# **NSTRUMENTS**

## Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The SN74HC595B is a low-drive CMOS device that is used for a multitude of bus interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. Q<sub>H</sub> pin of the first register should be connected to the serial (SER) pin of the second register for daisy chaining.

## 8.2 Typical Application



Figure 5. Typical Application Schematic

#### 8.2.1 Design Requirements

This device uses CMOS technology and has a balanced output drive. Take care to avoid bus contention because it can drive currents in excess of the maximum limits. The high drive will also create fast edges into light loads, so routing and load conditions should be considered to prevent ringing.

#### 8.2.2 Detailed Design Procedure

- Recommended input conditions
  - Specified high and low levels. See (V<sub>IH</sub> and V<sub>IL</sub>) in the *Recommended Operating Conditions* table.
  - Specified high and low levels. See (V<sub>IH</sub> and V<sub>II</sub>) in the Recommended Operating Conditions table.

Product Folder Links: SN74HC595B

Inputs are over-voltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>

Submit Documentation Feedback



**Typical Application (continued)** 

- · Recommended output conditions
  - Load currents should not exceed 35 mA per output as per the *Absolute Maximum Ratings* table.
  - $-\,\,$  Outputs should not be pulled below Ground or above  $V_{CC}$

# 8.2.3 Application Curves



SCLS751 – MARCH 2016 www.ti.com



## 9 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions* table. The total current through Ground or Vcc should not exceed 70 mA as per *Absolute Maximum Ratings* table.

Each  $V_{CC}$  pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1  $\mu$ f is recommended; if there are multiple  $V_{CC}$  pins, then 0.01  $\mu$ f or 0.022  $\mu$ f is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1  $\mu$ f and a 1  $\mu$ f are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

## 10 Layout

#### 10.1 Layout Guidelines

When using multiple-bit logic devices, inputs should never float.

In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input and the gate are used, or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Figure 7 specifies the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally, they will be tied to GND or  $V_{\rm CC}$ , whichever makes more sense or is more convenient. It is acceptable to float outputs, unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the output section of the part when asserted. This will not disable the input section of the I/Os, so they cannot float when disabled.

#### 10.2 Layout Example



Figure 7. Layout Diagram



SCLS751 - MARCH 2016 www.ti.com

## 11 Device and Documentation Support

### 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation, see the following: Implications of Slow or Floating CMOS Inputs, SCBA004

#### 11.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser based versions of this data sheet, refer to the left hand navigation.



## PACKAGE OPTION ADDENDUM

11-Mar-2016

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| SN74HC595BRWNR   | ACTIVE | X1QFN        | RWN                | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | 13YI                 | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





11-Mar-2016

# PACKAGE MATERIALS INFORMATION

www.ti.com 7-Jun-2016

## TAPE AND REEL INFORMATION





| A0 |                                                           |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74HC595BRWNR | X1QFN           | RWN                | 16 | 2000 | 178.0                    | 13.5                     | 2.8        | 2.8        | 0.75       | 8.0        | 12.0      | Q1               |

www.ti.com 7-Jun-2016



#### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| SN74HC595BRWNR | X1QFN        | RWN             | 16   | 2000 | 189.0       | 185.0      | 36.0        |  |



PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity